Part Number Hot Search : 
GT5G102 40000 PN268NC JANSR KKX232 08500 T960022 LHB20SA3
Product Description
Full Text Search
 

To Download W3EG6465S262D4C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs may 2004 rev. 3 preliminary* w3eg6465s-d4 512mb- 64mx64 ddr sdram unbuffered description the w3eg6465s is a 64mx64 double data rate sdram memory module based on 512mb ddr sdram component. the module consists of eight 64mx8 ddr sdrams in 66 pin tsop package mounted on a 200 pin fr4 substrate. synchronous design allows precise cycle control with the use of system clock. data i/o transactions are possible on both edges and burst lenths allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. * this product is under development, is not quali? ed or characterized and is subject to change without notice. features double-data-rate architecture bi-directional data strobes (dqs) differential clock inputs (ck & ck#) programmable read latency 2,2,5 (clock) programmable burst length (2,4,8) programmable burst type (sequential & interleave) edge aligned data output, center aligned data input auto and self refresh serial presence detect power supply: 2.5v 0.20v jedec standard 200 pin so-dimm package operating frequencies ddr266 @cl=2 ddr266 @cl=2.5 ddr266 @cl=2 ddr200 @cl=2 clock speed 133mhz 133mhz 133mhz 100mhz cl-t rcd -t rp 2-2-2 2.5-3-3 2-3-3 2-2-2
2 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary pin configurations pin names a0 C a12 address input (multiplexed) ba0-ba1 bank select address dq0-dq63 data input/output dqs0-dqs8 data strobe input/output ck0, ck1 clock input ck0#, ck1# clock input cke0 clock enable input cs0# chip select input ras# row address strobe cas# column address strobe we# write enable dqm0-dqm7 data-in mask v cc power supply (2.5v) v ccq power supply for dqs (2.5v) v ss ground v ref power supply for reference v ccspd serial eeprom power supply (2.3v to 3.6v) sda serial data i/o scl serial clock sa0-sa2 address in eeprom v ccid v cc identi? cation flag nc no connect pin symbol pin symbol pin symbol pin symbol 1v ref 51 v ss 101 a9 151 dq42 2v ref 52 v ss 102 a8 152 dq46 3v ss 53 dq19 103 v ss 153 dq43 4v ss 54 dq23 104 v ss 154 dq47 5 dq0 55 dq24 105 a7 155 v cc 6 dq4 56 dq28 106 a6 156 v cc 7 dq1 57 v cc 107 a5 157 v cc 8 dq5 58 v cc 108 a4 158 ck1# 9v cc 59 dq25 109 a3 159 v ss 10 v cc 60 dq29 110 a2 160 ck1 11 dqs0 61 dqs3 111 a1 161 v ss 12 dqm0 62 dqm3 112 a0 162 v ss 13 dq2 63 v ss 113 v cc 163 dq48 14 dq6 64 v ss 114 v cc 164 dq52 15 v ss 65 dq26 115 a10/ap 165 dq49 16 v ss 66 dq30 116 ba1 166 dq53 17 dq3 67 dq27 117 ba0 167 v cc 18 dq7 68 dq31 118 ras# 168 v cc 19 dq8 69 v cc 119 we# 169 dqs6 20 dq12 70 v cc 120 cas# 170 dqm6 21 v cc 71 nc 121 cso 171 dq50 22 v cc 72 nc 122 cs1* 172 dq54 23 dq9 73 nc 123 nc 173 v ss 24 dq13 74 nc 124 nc 174 v ss 25 dqs1 75 v ss 125 v ss 175 dq51 26 dqm1 76 v ss 126 v ss 176 dq55 27 v ss 77 dqs8 127 dq32 177 dq56 28 v ss 78 nc 128 dq36 178 dq60 29 dq10 79 nc 129 dq33 179 v cc 30 dq14 80 nc 130 dq37 180 v cc 31 dq11 81 v cc 131 v cc 181 dq57 32 dq15 82 v cc 132 v cc 182 dq61 33 v cc 83 nc 133 dqs4 183 dqs7 34 v cc 84 nc 134 dqm4 184 dqm7 35 ck0 85 nc 135 dq34 185 v ss 36 v cc 86 nc 136 dq38 186 v ss 37 ck0# 87 v ss 137 v ss 187 dq58 38 v ss 88 v ss 138 v ss 188 dq62 39 v ss 89 ck2* 139 dq35 189 dq59 40 v ss 90 v ss 140 dq39 190 dq63 41 dq16 91 ck2*# 141 dq40 191 v cc 42 dq20 92 v cc 142 dq44 192 v cc 43 dq17 93 v cc 143 v cc 193 sda 44 dq21 94 v cc 144 v cc 194 sa0 45 v cc 95 cke1* 145 dq41 195 scl 46 v cc 96 cke0 146 dq45 196 sa1 47 dqs2 97 nc 147 dqs5 197 v ccspd 48 dqm2 98 nc 148 dqm5 198 sa2 49 dq18 99 a12 149 v ss 199 v ccid 50 dq22 100 a11 150 v ss 200 nc *not used
3 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary functional block diagram note: all resistor values are 22 ohms unless otherwise specified. a0 sa0 serial pd sda a1 sa1 a2 sa2 ba0, ba1 a0-a12 ras# ba0, ba1: ddr sdrams a0-a12: ddr sdrams ras#: ddr sdrams cas#: ddr sdrams cke0: ddr sdrams we#: ddr sdrams cas# cke0 we# v ref v ss ddr sdrams ddr sdrams dq56 dq57 dq58 dq59 dq60 dq61 dq62 dq63 u8 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq48 dq49 dq50 dq51 dq52 dq53 dq54 dq55 u6 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq40 dq41 dq42 dq43 dq44 dq45 dq46 dq47 u5 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq32 dq33 dq34 dq35 dq36 dq37 dq38 dq39 dq24 dq25 dq26 dq27 dq28 dq29 dq30 dq31 u4 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq16 dq17 dq18 dq19 dq20 dq21 dq22 dq23 u2 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq8 dq9 dq10 dq11 dq12 dq13 dq14 dq15 dm cs# dqs u1 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dqm0 cs0# u3 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 wp scl dm cs# dqs dm cs# dqs dm cs# dqs dqs0 dqm7 dqs7 dqm2 dqs2 dqm5 dqs5 dqm4 dqs4 dqm3 dqs3 dm cs# dqs u7 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dm cs# dqs dm cs# dqs dm cs# dqs dqm6 dqs6 dqm1 dqs1 v ddspd v dd ddr sdrams spd ddr sdram x 4 ck0 ck0# 120 ddr sdram x 4 ck1 ck1# 120
4 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary absolute maximum ratings parameter symbol value units voltage on any pin relative to v ss v in , v out -0.5 to 3.6 v voltage on v cc supply relative to v ss v cc , v ccq -1.0 to 3.6 v storage temperature t stg -55 to +150 c power dissipation p d 8w short circuit current i os 50 ma note: permanent device damage may occur if "absolute maximum ratings" are exceeded. functional operation should be restricted to recommended operating condition. exposure to higher than recommended voltage for extended periods of time could affect device reliability. dc characteristics 0c t a 70c, v cc = 2.5v 0.2v capacitance t a = 25c, f = 1mhz, v cc = 3.3v, v ref =1.4v 200mv parameter symbol min max unit supply voltage v cc 2.3 2.7 v supply voltage v ccq 2.3 2.7 v reference voltage v ref v ccq/2 - 50mv v ccq/2 + 50mv v termination voltage v tt v ref - 0.04 v ref + 0.04 v input high voltage v ih v ref + 0.15 v ccq + 0.3 v input low voltage v il -0.3 v ref - 0.15 v output high voltage v oh v tt + 0.76 v output low voltage v ol v tt - 0.76 v parameter symbol max unit input capacitance (a0-a12) c in1 29 pf input capacitance (ras#, cas#, we#) c in2 29 pf input capacitance (cke0) c in3 29 pf input capacitance (ck0,ck0#) c in4 26 pf input capacitance (cs0#) c in5 29 pf input capacitance (dqm0-dqm8) c in6 8pf input capacitance (ba0-ba1) c in7 29 pf data input/output capacitance (dq0-dq63)(dqs) c out 8pf
5 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary idd specifications and test conditions recommended operating conditions, 0c t a 70c, v ccq = 2.5v 0.2v, v cc = 2.5v 0.2v parameter symbol conditions ddr266@cl=2 max 2-2-2 ddr266@cl=2.5 max 2.5-3-3 ddr266@cl=2 max 2-3-3 ddr200@cl=2 max 2-2-2 units operating current i dd0 one device bank; active - precharge; t rc =t rc (min); t ck =t ck (min); dq,dm and dqs inputs changing once per clock cycle; address and control inputs changing once every two cycles. 1320 1320 1320 1320 ma operating current i dd1 one device bank; active-read-precharge; burst = 2; t rc =t rc (min);t ck =t ck (min); iout = 0ma; address and control inputs changing once per clock cycle. 1520 1520 1520 1520 ma precharge power- down standby current i dd2p all device banks idle; power- down mode; t ck =t ck (min); cke=(low) 48 48 48 48 ma idle standby current i dd2f cs# = high; all device banks idle; t ck =t ck (min); cke = high; address and other control inputs changing once per clock cycle. vin = vref for dq, dqs and dm. 400 400 400 400 ma active power-down standby current i dd3p one device bank active; power-down mode; t ck (min); cke=(low) 400 400 400 400 ma active standby current i dd3n cs# = high; cke = high; one device bank; active-precharge; t rc =t ras (max); t ck =t ck (min); dq, dm and dqs inputs changing twice per clock cycle; address and other control inputs changing once per clock cycle. 760 760 760 760 ma operating current i dd4r burst = 2; reads; continous burst; one device bank active;address and control inputs changing once per clock cycle; t ck =t ck (min); iout = 0ma. 1760 1760 1760 1760 ma operating current i dd4w burst = 2; writes; continous burst; one device bank active; address and control inputs changing once per clock cycle; t ck =t ck (min); dq,dm and dqs inputs changing twice per clock cycle. 2000 2000 2000 2000 ma auto refresh current i dd5 t rc =t rc (min) 2480 2480 2480 2480 ma self refresh current i dd6 cke 0.2v 40 40 40 40 ma operating current i dd7a four bank interleaving reads (bl=4) with auto precharge with t rc =t rc (min); t ck =t ck (min); address and control inputs change only during active read or write commands. 3840 3840 3840 3840 ma
6 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary i dd1 : operating current : one bank 1. typical case : v cc =2.5v, t=25c 2. worst case : v cc =2.7v, t=10c 3. only one bank is accessed with t rc (min), burst mode, address and control inputs on nop edge are changing once per clock cycle. i out = 0ma 4. timing patterns : ? ddr200 (100 mhz, cl=2) : t ck= 10ns, cl2, bl=4, t rcd= 2*t ck , t ras= 5*t ck read : a0 n r0 n n p0 n a0 n - repeat the same timing with random address changing; 50% of data changing at every burst ? ddr266 (133mhz, cl=2.5) : t ck= 7.5ns, cl=2.5, bl=4, t rcd= 3*t ck , t rc= 9*t ck , t ras= 5*t ck read : a0 n n r0 n p0 n n n a0 n - repeat the same timing with random address changing; 50% of data changing at every burst ? ddr266 (133mhz, cl=2) : t ck =7.5ns, cl=2, bl=4, t rcd =3*t ck , t rc =9*t ck , t ras =5*t ck read : a0 n n r0 n p0 n n n a0 n - repeat the same timing with random address changing; 50% of data changing at every burst i dd7a : operating current : four banks 1. typical case : v cc =2.5v, t=25c 2. worst case : v cc =2.7v, t=10c 3. four banks are being interleaved with t rc (min), burst mode, address and control inputs on nop edge are not changing. iout=0ma 4. timing patterns : ? ddr200 (100 mhz, cl=2) : t ck =10ns, cl2, bl=4, t rrd =2*t ck , t rcd =3*t ck , read with autoprecharge read : a0 n a1 r0 a2 r1 a3 r2 a0 r3 a1 r0 - repeat the same timing with random address changing; 100% of data changing at every burst ? ddr266 (133mhz, cl=2.5) : t ck =7.5ns, cl=2.5, bl=4, t rrd =3*t ck , t rcd =3*t ck read with autoprecharge read : a0 n a1 r0 a2 r1 a3 r2 n r3 a0 n a1 r0 - repeat the same timing with random address changing; 100% of data changing at every burst ? ddr266 (133mhz, cl=2) : t ck =7.5ns, cl2=2, bl=4, t rrd =2*t ck , t rcd =2*t ck read : a0 n a1 r0 a2 r1 a3 r2 n r3 a0 n a1 r0 - repeat the same timing with random address changing; 100% of data changing at every burst detailed test conditions for ddr sdram i dd1 & i dd7a legend : a = activate, r = read, w = write, p = precharge, n = nop a (0-3) = activate bank 0-3 r (0-3) = read bank 0-3
7 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary package dimensions for d4 * all dimensions are in milimeters and (inches) u7 u5 67.56 (2.666) max u1 u3 u9 r19 r17 r9 r2 r12 c3 c3 rp1 rp5 rp9 rp14 rp18 rp13 rp19 rp4 rp7 rp20 rp22 rp12 c5 c2 c6 c18 c7 c8 c26 r18 r5 r20 r10 r13 r14 r15 r16 r8 r7 r6 r4 c27 r11 c28 r21 c29 r3 1.0 0.1 (0.039 0.004) 3.81 (0.150) max. 2.31 (0.091) ref. 4.19 (0.165) 1.80 (0.071) 3.98 (0.157) min. 47.40 (1.866) 11.40 (0.449) 31.75 (1.25) 3.98 0.1 (0.157 0.004) 20 (0.787) ordering information for d4 part number speed cas latency t rcd t rp height* temperature W3EG6465S262D4C 133mhz/266mb/s 2 2 2 31.75 (1.25") 0c to 70c w3eg6465s263d4c 133mhz/266mb/s 2 3 3 31.75 (1.25") 0c to 70c w3eg6465s265d4c 133mhz/266mb/s 2.5 3 3 31.75 (1.25") 0c to 70c w3eg6465s202d4c 100mhz/200mb/s 2 2 2 31.75 (1.25") 0c to 70c
8 white electronic designs corporation ? (602) 437-1520 ? www.wedc.com white electronic designs w3eg6465s-d4 may 2004 rev. 3 preliminary document title 512mb- 64mx64 ddr sdram unbuffered revision history rev # history release date status rev 1 created datasheet 3-27-02 advanced rev 2 change package drawing 2-6-03 advanced rev 3 3.1 removed "ed" from part marking 5-04 preliminary


▲Up To Search▲   

 
Price & Availability of W3EG6465S262D4C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X